NXP Semiconductors /MIMXRT1064 /IOMUXC /SW_MUX_CTL_PAD_GPIO_SD_B1_10

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SW_MUX_CTL_PAD_GPIO_SD_B1_10

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ALT0)MUX_MODE 0 (DISABLED)SION

SION=DISABLED, MUX_MODE=ALT0

Description

SW_MUX_CTL_PAD_GPIO_SD_B1_10 SW MUX Control Register

Fields

MUX_MODE

MUX Mode Select Field.

0 (ALT0): Select mux mode: ALT0 mux port: USDHC2_DATA6 of instance: usdhc2

1 (ALT1): Select mux mode: ALT1 mux port: FLEXSPIA_DATA02 of instance: flexspi

2 (ALT2): Select mux mode: ALT2 mux port: LPUART2_RX of instance: lpuart2

3 (ALT3): Select mux mode: ALT3 mux port: LPI2C2_SDA of instance: lpi2c2

4 (ALT4): Select mux mode: ALT4 mux port: LPSPI2_PCS2 of instance: lpspi2

5 (ALT5): Select mux mode: ALT5 mux port: GPIO3_IO10 of instance: gpio3

SION

Software Input On Field.

0 (DISABLED): Input Path is determined by functionality

1 (ENABLED): Force input path of pad GPIO_SD_B1_10

Links

() ()